## B.Sc.S.Y. - II (With Credits)-Regular-Semester 2012 Sem III **B.Sc.23132 : Electronics-II (Digital Electronics-I)**

| P. Pages: 1 Time: Three Hours |       |                                                                                                                                                         | GUG/W/16  * 4 2 7 6 *  Max. Ma                                                                                                                                                                         |     |
|-------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                               | Notes | s: 1.<br>2.<br>3.                                                                                                                                       | All questions are compulsory and carry equal marks.  Draw neat and labelled diagrams wherever necessary.  Use of log table calculator is allowed.                                                      |     |
| 1.                            | EITHE |                                                                                                                                                         | ER                                                                                                                                                                                                     |     |
|                               | a)    | Draw<br>K-ma                                                                                                                                            | in 2,3 and 4 variable K-map with example of each. and Simplify. p for:- $F(A,B,C,D) = \sum_{i=0}^{\infty} m(1,3,5,7,8,9,10,11)$                                                                        | 5+5 |
|                               |       |                                                                                                                                                         | OR                                                                                                                                                                                                     |     |
|                               | b)    |                                                                                                                                                         | is multiplexer? Explain the concept of N:1 multiplexer. logic diagram of 4:1 MUX and explain its working.                                                                                              | 4+6 |
| 2.                            |       | EITHER                                                                                                                                                  |                                                                                                                                                                                                        |     |
|                               | a)    |                                                                                                                                                         | is decoder? Draw logic diagram of 1 of 10 decoder and give its truth table. in with suitable diagram BCD to 7-segment decoder/ Driver.  OR                                                             | 5+5 |
|                               | b)    |                                                                                                                                                         | a diagram of Decimal to BCD encoder and explain its working. is full odder? Give truth table, logic diagram and Boolean equation of full adder.                                                        | 5+5 |
| 3.                            |       | EITH                                                                                                                                                    | ER                                                                                                                                                                                                     |     |
|                               | a)    | Draw a logic diagram of clocked RS flipflop and explain its working state its drawbacks. How are these drawbacks eliminated in D-flipflop? Explain.  OR |                                                                                                                                                                                                        | 5+5 |
|                               | b)    |                                                                                                                                                         | and explain construction and working JK flipflop. is race around condition? Explain.                                                                                                                   | 10  |
| 4.                            |       | EITH                                                                                                                                                    | ER                                                                                                                                                                                                     |     |
|                               | a)    | Draw<br>Give                                                                                                                                            | a block diagram of 4-bit ripple counter and explain its working. its truth table and timing diagrams differentiate between synchronous and hronous counter.                                            | 8+2 |
|                               |       | J                                                                                                                                                       | OR                                                                                                                                                                                                     |     |
|                               | b)    | What is modulus of counter? Explain with example.  Draw a block diagram of decade counter and explain its construction and working.                     |                                                                                                                                                                                                        | 3+7 |
| 5.                            |       | b) l<br>c) '                                                                                                                                            | What is Demultiplexer? Explain the concept of 1:N Demultiplexer. Explain the working of 2's compliment adder/ subtractor. What is TFF? Explain its working. Explain the working of 3-bit ring counter. | 10  |

\*\*\*\*\*