## T.Y.B.Sc. (With Credits)-Regular-Semester 2012 Sem V

## **B.Sc.3516-Electronics : Paper-I (Compulsory)** (Microprocessor, Interfacing & PPI Devices)

|    | ages :<br>e : Thro | 2<br>ee Hours | * 2 0 6 8 *                                                                                                                                                                                          | GUG/S/16/3<br>Max. Marks |     |
|----|--------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|
|    | Notes              | s: 1.<br>2.   | All questions are compulsory and carry equal marks.  Draw neat and well labelled diagram wherever necessary.                                                                                         |                          |     |
| 1. |                    | Either :      |                                                                                                                                                                                                      |                          |     |
|    | a)                 |               | e block diagram of 8085 $\mu p$ and explain the function of each block. PC and SP with respect to 8085 $\mu p$ .                                                                                     |                          | 7+3 |
|    |                    |               | OR                                                                                                                                                                                                   |                          |     |
|    | b)                 | -             | the address and data line multiplexing of $8085\mu p$ . Also state its advand explain the memory read machine cycle in detail.                                                                       | antages.                 | 5+5 |
| 2. |                    | Either:       |                                                                                                                                                                                                      |                          |     |
|    | a)                 | Write ar      | four stack related instructions.  n ALP for 8085 µp to find 1's and 2's complement of an 8bit hexaded stored at memory location 6500H. and store the result at ML 6501H                              |                          | 4+6 |
|    |                    |               | OR                                                                                                                                                                                                   |                          |     |
|    | b)                 | Write ar      | d explain various addressing modes of 8085 μp.  ALP for 8085 μp to subtract 8-bit Hexadecimal numbers from and simal number. The two Hex numbers are stored at ML 6500H and 65 e result at ML 6502H. | -                        |     |
| 3. |                    | Either :      |                                                                                                                                                                                                      |                          |     |
|    | a)                 |               | meant by interfacing? State and explain the need of interfacing? the memory mapped I/O scheme and I/O mapped I/O scheme in det                                                                       | ail.                     | 10  |
|    |                    |               | OR                                                                                                                                                                                                   |                          |     |
|    | b)                 | -             | the interrupt driven data transfer scheme. rious interrupts in 8085 μp. Explain                                                                                                                      |                          | 5+5 |
|    |                    | i) V          | Vectored and nonvectored interrupts                                                                                                                                                                  |                          |     |

Maskable and nonmaskable interrupts

ii)

## 4. Either:

Discuss the operating modes of 8255 PPI in brief. 10 a) Write the control word for Port A – Input Port Port B – Output Port Port C<sub>U</sub> – Input port Port C<sub>L</sub> – Output port OR Draw the schematic diagram with I/O signals of programmable DMA controller 8257. **10** b) And explain it's operation. 5. a) State the use of following pins of  $8085 \,\mu p$ .  $2^{1/2}$ Reset in i) ii) Reset out iii) Clock out b) Explain the following instructions with example.  $2^{1/2}$ LHLD 16 bit address i) ii) STA address Explain cycle stealing mode of DMA data transfer scheme. c)  $2^{1/2}$ d) Give the control word format of 8255 PPI I/O mode.  $2^{1/2}$ 

\*\*\*\*\*